# PRODUCT SPECIFICATION # **Z86C08** CMOS Z8® 8-BIT MICROCONTROLLER # **FEATURES** - 8-bit CMOS microcontroller - 18-pin DIP - Low cost - 3.0 to 5.5 Volt V<sub>cc</sub> range - Low power consumption, 50 mW (typical) - Brown-Out protection - Fast instruction pointer; 1 microsecond at 12 MHz - Two standby modes; STOP and HALT - 14 Input/Output lines - All digital inputs at CMOS levels; Schmitt triggered - 2 KBytes of ROM - 124 Bytes of RAM, - I wo programmable 8-bit counter/timers each with a 6-bit programmable prescaler. - Six vectored, priority interrupts from six different sources. - Clock speeds 8 and 12 MHz - Watchdog/Power-On Reset Timer - Two Comparators with programmable interrupt polarity. - On-chip oscillator that accepts a crystal, ceramic resonator, LC, or external clock drive. #### **GENERAL DESCRIPTION** The Z86C08 Microcontroller Unit (MCU) introduces a new level of sophistication to single-chip architecture. The Z86C08 is a member of the Z8 single-chip microcomputer family with 2 Kbytes of ROM and 124 bytes of general-purpose RAM. The device is housed in an 18-pin DIP, and is manufactured in CMOS technology. The Zilog Z86C08 offers all the outstanding features of the Z8 family architecture, and easy software/hardware system expansion along with low cost, low power consumption. The Z86C08 is characterized by a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, industrial and advanced scientific applications. The device applications demand powerful I/O capabilities. The Z86C08 fulfills this with 14 pins dedicated to input and output. These lines are grouped into three ports, and are configurable under software control to provide I/O, timing, and status signals. There are two basic address spaces available to support this wide range of configurations, Program Memory, and 124 bytes of general-purpose registers. To unburden the program from coping with real-time problems such as counting/liming and I/O data communications, the Z86C08 offers two on-chip counter/timers with a large number of user selectable modes. Also, there are two on-board comparators that can process analog signals with a common reference voltage (Figure 5). Note: All Signals with a preceding front slash, "/", are active Low, e.g.: B//W (WORD is active Low); /B/W (BYTE is active Low, only). # **GENERAL DESCRIPTION** (Continued) Figure 1. Functional Block Diagram # PIN DESCRIPTIONS AND SIGNAL FUNCTIONS This Section describes the pin numbers and respective signals plus their functions (Figure 2 and Table 1). Figure 2. Pin Configuration Table 1. Pin Identification | Pin# | Symbol | Function | Direction | |-------|-----------------|-------------------------------|-----------| | 1-4 | P24-7 | Port 2 pin 4,5,6,7 | In/Output | | 5 | V <sub>cc</sub> | Power Supply, V <sub>bb</sub> | Input | | 6 | XTAL2 | Crystal Oscillator Clock | Input | | 7 | XTAL1 | Crystal Oscillator Clock | Output | | 8 | P31 | Port 3 pin 1, AN1 | Input | | 9 | P32 | Port 3 pin 2, AN2 | Input | | 10 | P33 | Port 3 pin 3, REF | Input | | 11-13 | P00-2 | Port 0 pin 0,1,2 | In/Output | | 14 | GND | Ground, V <sub>ss</sub> | Input | | 15-18 | P20-3 | Port 2 pin 0,1,2,3 | In/Output | XTAL1, XTAL2. Crystal in, Crystal Out (time-based input and output, respectively). These pins connect a parallel-resonant crystal, LC, or an external single-phase clock (12 MHz max) to the on-chip clock oscillator and buffer. **Port 0 (P00-P02).** Port 0 is a 3-bit I/O, nibble programmable, bidirectional, CMOS compatible I/O port. These 3 I/O lines can be configured under software control to be an input or output (Figure 3). Figure 3. Port 0 Configuration # PIN DESCRIPTION AND SIGNAL FUNCTIONS (Continued) **Port 2 (P20-P27).** Port 2 is an 8-bit I/O, bit programmable, bidirectional, CMOS compatible I/O port. These 8 I/O lines can be configured under software control to be an input or output, independently. Bits programmed as outputs may be globally programmed as either push pull or open drain (Figure 4). Figure 4. Port 2 Configuration Port 3 (P31-P33). Port 3 is a 3-bit, CMOS compatible port with three fixed input (P32-P33) lines. These three input lines can be configured under software control as digital inputs or analog inputs. These three input lines can also be used as the interrupt sources IRQ0-IRQ3 and as the timer input signal $(T_{IN})$ (Figure 5). Figure 5. Port 3 Configuration **Comparator Inputs.** Two analog comparators are added to Port 3 inputs for interface flexibility. Typical applications for the on-board comparators are: Zero crossing detection, A/D conversion, voltage scaling, and threshold detection. The dual comparator (common inverting terminal) features a single power supply which discontinues power in STOP Mode. The common voltage range is 0-4V; the power supply and common mode rejection ratios are 90dB and 60dB, respectively. Interrupts are generated on either edge of comparator 2's output, or on the falling edge of comparator 1's output. The comparator output may be used for interrupt generation, Port 3 data inputs, or Tin through P31. Alternatively, the comparators may be disabled, freeing the reference input (P33) for use as IRQ1 and/or P33 input. #### **FUNCTIONAL DESCRIPTION** The Z8MCU incorporates special functions to enhance the Z8's application in industrial, scientific research, an advanced technologies applications. Reset. Upon power up the power-on reset circuit waits for 50 msec plus 18 crystal clocks and then starts program execution at address %000C (HEX) (Figure 6). Reference the Z86C08 control registers' Reset value (Table 2). Figure 6. Internal Reset Configuration | Addr. | Reg. | Res<br>D7 | et Co<br>D6 | ondil<br>D5 | ion<br>D4 | D3 | D2 | D1 | D0 | Comments | |-------|-------|-----------|-------------|-------------|-----------|----|----|----|----|--------------------------------------------------------| | F1 | TMR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | F2 | T1 | U | U | U | U | U | U | U | U | | | F3 | PRE1 | U | U | U | U | U | U | 0 | 0 | | | F4 | TO | U | U | U | U | U | U | U | U | | | F5 | PRE0 | U | U | U | U | U | U | U | 0 | | | F6* | P2M | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Inputs after reset | | F7* | P3M | U | U | U | U | U | U | 0 | 0 | | | F8* | P01M | U | U | U | 0 | U | U | 0 | 1 | | | F9 | IPR | U | U | U | U | U | U | U | U | | | FA | IRQ | U | U | 0 | 0 | 0 | 0 | 0 | 0 | IRQ3 is<br>used for<br>positive<br>edge detec-<br>tion | | PB | IMR | 0 | U | U | U | U | U | U | U | | | PC | FLAGS | Ū | Ū | Ū | Ū | Ū | Ū | Ū | Ū | | | FD | RP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | FE | SPH | U | U | U | U | U | U | U | U | Not used,<br>stack<br>always<br>internal | | FF | SPL | U | U | U | U | U | U | U | U | | <sup>\*</sup> A reset after a low on P27 to get out of stop mode may affect device reliability. **Program Memory.** The Z86C08 can address up to 2 Kbytes of internal program memory (Figure 7). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Bytes 0-2048 are on-chip mask-programmed ROM. Figure 7. Program Memory Map Register File. The Register File consists of three I/O port registers, 124 general purpose registers, and 15 control and status registers (R0-R3, R4-R127 and R241-R255, respectively - Figure 8). The Z86C08 instructions can access registers directly or indirectly via an 8-bit address field. This allows short 4-bit register addressing using the Register Pointer. In the 4-bit mode, the register file is divided into eight working register groups, each occupying 16 continuous locations. The Register Pointer (Figure 9) addresses the starting location of the active working-register group. Figure 8. Register File Figure 9. Register File #### **FUNCTIONAL DESCRIPTION** (Continued) **Stack Pointer.** The Z86C08 has an 8-bit Stack Pointer (R255) used for the internal stack that resides within the 124 General-Purpose registers. Counter/Timer. There are two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources, however the T0 can be driven by the internal clock source only (Figure 10). The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When both counter and prescaler reach the end of count, a timer interrupt request IRQ4 (T0) or IRQ5 (T1) is generated. The counter can be programmed to start, stop, restart to continue, or restart from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers are read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and can be either the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input (P30) as an external clock, a trigger input that is retriggerable or not retriggerable, or as a gate input for the internal clock. Figure 10. Counter/Timers Block Diagram Interrupts. The Z86C08 has six interrupts from six different sources. These interrupts are maskable and prioritized (Figure 11). The six sources are divided as follows: the falling edge of P31 (AN1), P32 (AN2), P33 (REF), the rising edge of P32 (AN2), and the two counter/timers. The Interrupt Mask Register globally or individually enables or disables the six interrupt requests (Table 3). When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register. All Z86C08 interrupts are vectored through locations in program memory. When an Interrupt machine cycle is activated, an interrupt request is granted. This disables all subsequent interrupts, saves the Program Counter and Status Flags, and then branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit starting address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked and the interrupt request register is polled to determine which of the interrupt requests needs service. Table 3. Interrupt Types, Sources, and Vectors | Source | Name | Vector Location | Comments | |----------|------|-----------------|------------------| | AN2(P32) | IRQ0 | 0,1 | External (F)Edge | | REF(P33) | IRQ1 | 2,3 | External (F)Edge | | AN1(P31) | IRQ2 | 4,5 | External (F)Edge | | AN2(P32) | IRQ3 | 6,7 | External (R)Edge | | TO | IRQ4 | 8,9 | Internal | | T1 | IRQ5 | 10,11 | Internal | Notes: F=Falling edge triggered R=Rising edge triggered Figure 11. Interrupt Block Diagram # **FUNCTIONAL DESCRIPTION** (Continued) Clock. The Z86C08 on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal should be AT cut, 12 MHz max, with a series resistance (RS) less than or equal to 100 Ohms. The crystal should be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance is between 10 pF to 250 pF which depends on the crystal manufacturer, ceramic resonator and PCB layout) from each pin to ground (Figure 12). **HALT Mode.** Turns off the internal CPU clock but not the crystal oscillation. The counter/timers and external interrupts IRQ0, IRQ1, and IRQ2 remain active. The device can be recovered by interrupts, either externally or internally generated. The program execution begins at location %000C (HEX). STOP Mode. This instruction turns off the internal clock and external crystal oscillation and reduces the standby current to 10 microamps. The STOP Mode can be released by two methods. The first method is a RESET of the device by removing VCC. The second method is if P27 is configured as an input line when the device executes the STOP instruction. A low input condition on P27 releases the STOP Mode. Program execution under both conditions begins at location %000C (HEX). However, when P27 is used to release the STOP Mode, the I/O port mode registers are not reconfigured to their default power-on conditions. This prevents any I/O, configured as output when the STOP instruction was executed, from glitching to an unknown state. To use the P27 release approach with STOP Mode, use the following instruction: In order to enter STOP (or HALT) mode, it is necessary to first flush the instruction pipeline to avoid suspending execution in mid-instruction. To do this, the user must execute a NOP (opcode=FFH) immediately before the appropriate sleep instruction. i.e.: FF NOP ; clear the pipeline 6F STOP ; enter STOP mode or FF NOP ; clear the pipeline 7F HALT ; enter HALT mode Watch Dog Timer (WDT). The Watch Dog Timer is enabled by instruction WDT. When the WDT is enabled, it cannot be stopped by the instruction. With the WDT instruction, the WDT should be refreshed once the WDT is enabled within every 15 msec; otherwise, the Z86C08 resets itself. WDT=5F (HEX). **Opcode WDT (%5F).** The first time opcode %5F is executed, the WDT is enabled, and subsequent execution clears the WDT counter. This has to be done at least every 15 msec. Otherwise, the WDT times out and generates a reset. The generated reset is the same as a power on reset of 50 msec +18 XTAL clock cycles. **Opcode WDH (%4F).** When this instruction is executed it will enable the WDT during HALT. If not, the WDT will stop when entering HALT. This instruction does not clear the counters, it just makes it possible to have the WDT function running during HALT Mode. A WDH instruction executed without executing WDT (%5F) has no effect. Figure 12. Oscillator Configuration **Brown-Out Protection (V\_{BO}).** The brown-out trip voltage ( $V_{BO}$ ) is less than 3 volts and above 1.4 volts under the following conditions: Maximum (V<sub>BO</sub>) Conditions: Case 1 T<sub>A</sub>= -40°C, +105°C, Internal Clock Frequency equal or less than 1 MHz Case 2 T<sub>A</sub>= -40°C, +85°C, Internal Clock Frequency equal or less than 2 MHz **Note:** The internal clock frequency is one half the external clock frequency. The device will function normally at or above 3.0V under all conditions. Below 3.0V, the device functions normally until the Brown-Out Protection trip point ( $V_{BO}$ ) is reached. The device is guaranteed to function normally at supply voltages above the brown-out trip point for the temperatures and operating frequencies in Case 1 and Case 2 above. The actual brown-out trip point is a function of temperature and process parameters (Figure 13). | 2 MHz ( | Typical) | | | | | |-----------------|----------|-----|------|------|-------| | Temp | -40°C | 0°C | 25°C | 70°C | 105°C | | V <sub>BO</sub> | 2.55 | 2.4 | 2.1 | 1.7 | 1.6 | <sup>\*</sup> Power-on Reset threshold for V<sub>CC</sub> and 4 MHz V<sub>BO</sub> overlap Figure 13. Typical Z86C08 V<sub>R0</sub> vs. Temperature # STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Figure 14). Figure 14. Test Load Diagram # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Min | Max | Units | |-------------------------|---------------------------------|--------------|-------------|--------| | V <sub>cc</sub><br>TSTG | Supply Voltage*<br>Storage Temp | -0.3<br>-65° | +7<br>+150° | V<br>C | | T <sub>A</sub> | Oper Ambient Temp | † | † | С | Note: \*Voltages on all pins with respect to GND † See Ordering Information Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **CAPACITANCE** $T_A = GND = 0V$ , f = 1.0 MHz, unmeasured pins to GND | Parameter | Max | |------------------------------------------------------|-------------------------| | Input capacitance Output capacitance I/O capacitance | 10 pF<br>20 pF<br>25 pF | # **V<sub>cc</sub> SPECIFICATION** $\begin{array}{ll} \text{Low V}_{\text{cc}} & 3.3 \text{V } \pm 0.3 \text{V} \\ \text{High V}_{\text{cc}} & 5.0 \text{V } \pm 0.5 \text{V} \end{array}$ 12 # DC ELECTRICAL CHARACTERISTICS | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = 0<br>to 70° | °C<br>°C | T <sub>A</sub> = -4<br>to 105 | 10°C<br>5°C | Typical<br>@ 25°C | Units | Conditions | |---------------------|------------------------------------------|-----------------|------------------------------|---------------------------|-------------------------------|----------------------|-------------------|------------|------------------------------------------------------| | | | | Min | Max | Min | Max | G | | | | | Max Input Voltage | 3.0V<br>5.5V | | 12<br>12 | | 12<br>12 | | V<br>V | V <sub>IN</sub> = 250 μA<br>V <sub>IN</sub> = 250 μA | | V <sub>QI</sub> | Clock Input High<br>Voltage | 3.0V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.7 | V | Driven by Externa<br>Clock Generator | | | | 5.5V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | $0.7\mathrm{V}_{\mathrm{cc}}$ | V <sub>cc</sub> +0.3 | 2.75 | V | Driven by Externa-<br>Clock Generator | | Va | Clock Input Low<br>Voltage | 3.0V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 0.8 | ٧ | Driven by External<br>Clock Generator | | | · | 5.5V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 1.5 | V | Driven by External<br>Clock Generator | | V <sub>M1</sub> | Input High Voltage | 3.0V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.8 | V | | | ••• | | 5.5V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 2.8 | V | | | V <sub>IL</sub> | Input Low Voltage | 3.0V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 0.8 | ٧ | | | | | 5.5V | V <sub>ss</sub> -0.3 | $0.2\mathrm{V_{cc}^{cc}}$ | $V_{ss}^{ss}$ -0.3 | 0.2 V <sub>cc</sub> | 1.5 | ٧ | | | V <sub>OH</sub> | Output High Voltge | 3.0V | V <sub>cc</sub> -0.4 | | V <sub>cc</sub> -0.4 | | 3.0 | V | I <sub>ou</sub> = -2.0 mA | | | | 5.5V | V <sub>cc</sub> -0.4 | | V <sub>cc</sub> -0.4 | | 4.8 | V | $I_{0H} = -2.0 \text{ mA}$ | | V <sub>OL1</sub> | Output Low Voltage | 3.0V | | 0.8 | | 0.8 | 0.2 | V | I <sub>01</sub> = +4.0 mA | | | | 5.5V | | 0.4 | | 0.4 | 0.1 | ٧ | $l_{01}^{2} = +4.0 \text{ mA}$ | | V <sub>0L2</sub> | Output Low Voltage | 3.0V | | 1.0 | | 1.0 | 0.8 | V | l <sub>ot</sub> = +12 mA,<br>3 Pin Max | | | | 5.5V | | 8.0 | | 0.8 | 0.3 | ٧ | l <sub>ot</sub> = +12 mA,<br>3 Pin <b>M</b> ax | | V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage | 3.0V | | 25 | | 25 | 10 | mV | | | | | 5.5V | | 25 | | 25 | 10 | mV | | | V <sub>BO</sub> | V <sub>cc</sub> Brown Out Voltage | | 1.55 | 2.7 | 1.45 | 2.95 | 2.1 | V | @ 2 MHz Max,<br>Ext. CLK Freq | | ļ, | Input Leakage | 3.0V | -1.0 | 1.0 | -1.0 | 1.0 | | μA | $V_{N} = 0V, V_{CC}$ | | | (Input Bias<br>Current of<br>Comparator) | 5.5V | -1.0 | 1.0 | -1.0 | 1.0 | | μA | $V_{N} = 0V, V_{CC}$ | | l <sub>ot</sub> | Output Leakage | 3.0V | -1.0 | 1.0 | -1.0 | 1.0 | | <u>μ</u> Α | $V_{tN} = 0V, V_{CC}$ | | UK. | | 5.5V | -1.0 | 1.0 | -1.0 | 1.0 | | μA | $V_{iN} = 0V, V_{CC}$ | # DC ELECTRICAL CHARACTERISTICS (Continued) | Symbol | Parameter | V <sub>cc</sub> | T <sub>A</sub> = 0°C<br>to 70°C<br>Min Max | T <sub>A</sub> = -40°C<br>to 105°C<br>Min Max | Typical<br>@ 25°C | Units | Conditions | |------------------|----------------------------|-----------------|--------------------------------------------|-----------------------------------------------|-------------------|-------|-----------------------------------------------------------------------| | I <sub>cc</sub> | Supply Current | 3.0V` | 3.5 | 3.5 | 1.5 | mA | All Output and I/O Pins<br>Floating @ 2 MHz | | | | 5.5V | 7.0 | 7.0 | 3.0 | mA | All Output and I/O Pins<br>Floating @ 2 MHz | | | | 3.0V | 8.0 | 8.0 | 3.0 | mA | All Output and I/O Pins<br>Floating @ 8 MHz | | | | 5.5V | 11.0 | 11.0 | 6.0 | mA | All Output and I/O Pins<br>Floating @ 8 MHz | | | | 3.0V | 10 | 10 | 3.6 | mA | All Output and I/O Pins Floating @ 12 MHz | | | | 5.5V | 15 | 15 | 9.0 | mA | All Output and I/O Pins<br>Floating @ 12 MHz | | I <sub>cc1</sub> | Standby Current | 3.0V | 2.5 | 2.5 | 0.7 | mA | HALT Mode V <sub>N</sub> = 0V,<br>V <sub>cc</sub> @ 2 MHz | | | | 5.5V | 4.0 | 5.0 | 2.5 | mA | HÄLT Mode V <sub>IN</sub> = 0V,<br>V <sub>cc</sub> @ 2 MHz | | | | 3.0V | 4.0 | 4.0 | 1.0 | mA | HÄLT Mode V <sub>IN</sub> = 0V,<br>V <sub>cc</sub> @ 8 MHz | | | | 5.5V | 5.0 | 5.0 | 3.0 | mA | $\overrightarrow{HALT}$ Mode $V_{N} = 0V$ , $V_{CC}$ @ 8 MHz | | | | 3.0V | 4.5 | 4.5 | 1.5 | mA | HALT Mode V <sub>N</sub> = 0V,<br>V <sub>cc</sub> @ 12 MHz | | | | 5.5V | 7.0 | 7.0 | 4.0 | mA | HÃLT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 12 MHz | | l <sup>CCS</sup> | Standby Current | 3.0V | 10 | 20 | 1.0 | μА | STOP Mode V <sub>IN</sub> = 0V,<br>V <sub>cc</sub> WDT is not Running | | | | 5.5V | 10 | 20 | 1.0 | μА | STOP Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is not Running | | I | Auto Latch Low<br>Current | 3.0V | 5.0 | 7.0 | 3.0 | μА | $0V < V_{IN} < V_{CC}$ | | | | 5.5V | 15 | 20 | 11 | μА | $OV < V_{\text{IN}} < V_{CC}$ | | I <sub>ALH</sub> | Auto Latch High<br>Current | 3.0V | -2.5 | -4.0 | -1.5 | μА | $OV < V_{IN} < V_{CC}$ | | | | 5.5V | -7.0 | -9.0 | -5.0 | μA | $0V < V_{BN} < V_{CC}$ | Notes: [1] I<sub>cc1</sub> Typ Max Unit Freq Clock Driven on Crystal 3.0 5.0 mA 8 MHz or XTAL Resonator 0.3 50 mA 8 MHz [2] $V_{ss} = 0V = GND$ [3] For 2.75V operating, the device operates down to V<sub>no</sub>. The minimum operational V<sub>cc</sub> is determined on the value of the voltage V<sub>in</sub>, at the ambient temperature. The V<sub>ino</sub> increases as the temperature decreases. † Typical Values of V<sub>cc</sub> = 3.3V and 5.0V. # **DC ELECTRICAL CHARACTERISTICS** (Continued) Timing Diagrams Figure 15. Electrical Timing Diagram # **AC ELECTRICAL CHARACTERISTICS** Timing Table | No | Symbol | Parameter | V <sub>oc</sub> | | T_ = 40°C TO | ) 105°C | | Units | Notes | |----|---------|------------------------|-----------------|--------|--------------|---------|---------|-------|-------| | | • | | w. | 81 | ИHÎZ | 12 A | MHz | | | | | | | | Min | Max | Min | Max | | | | 1 | ТрС | Input Clock Period | 3.0V | 125 | 100,000 | 83 | 100,000 | ns | [1] | | | | | 5.5V | 125 | 100,000 | 83 | 100,000 | ns | [1] | | 2 | TrC,TfC | Clock Input Rise | 3.0V | | 25 | | 15 | ns | [1] | | | | and Fall Times | 5.5V | | 25 | | 15 | ns | | | 3 | TwC | Input Clock Width | 3.0V | 37 | | 26 | | | [1] | | | | | 5.5V | 37 | | 26 | | ns | [1] | | 4 | TwTinL | Timer Input Low Width | 3.0V | 100 | | 100 | | ns | [1] | | | | | 5.5V | 70 | | 70 | | ns | [1] | | 5 | TwTinH | Timer Input High Width | | ЗТрС | | ЗТрС | | | [1] | | | | | | ЗТрС | | 3ТрС | | | [1] | | 6 | TpTin | Timer Input Period | | 8ТрС | | 8TpC | | | [1] | | | | | | 8TpC | | 8TpC | | | [1] | | 7 | TrTin, | Timer Input Rise | | | 100 | | 100 | ns | [1] | | | TtTin | and Fall Timer | | | 100 | | 100 | ns | [1] | | 8 | TwiL | Int. Request Input | | 100 | | 100 | ***** | ns | [1,2] | | | | Low Time | | 70 | | 70 | | ns | [1,2] | | 9 | TwlH | Int. Request Input | | 3ТрС | , | 3ТрС | | | [1] | | | | High Time | | AT - A | | OT - O | | | [4.0] | | | | | | ЗТрС | | ЗТрС | | | [1,2] | | 10 | Twdt | Watchdog Timer | | | 25 | | 25 | ms | [1] | | | | Delay Time | | | 15 | | 15 | ms | [1] | <sup>[1]</sup> Timing Reference uses $0.9\,\mathrm{V}_{\mathrm{cc}}$ for a logic 1 and 0.1 $V_{\infty}$ for a logic 0. [2] Interrupt request via Port 3 (P31-P33). #### **Z8 CONTROL REGISTER DIAGRAMS** Figure 16. Timer Mode Register (F1<sub>H</sub>: Read/Write) Figure 17. Counter Time 1 Register (F2<sub>H</sub>: Read/Write) Figure 18. Prescaler 1 Register (F3<sub>H</sub>: Write Only) Figure 19. Counter/Timer 0 Register (F4<sub>H</sub>: Read/Write) Figure 20. Prescaler 0 Register (F5<sub>H</sub>: Write Only) Figure 21. Port 2 Mode Register (F6<sub>H</sub>: Write Only) #### **Z8 CONTROL REGISTER DIAGRAMS** (Continued) Figure 22. Port 3 Mode Register (F7<sub>H</sub>: Write Only) Figure 25. Interrupt Request Register (FA<sub>H</sub>: Read/Write) Figure 23. Port 0 and 1 Mode Register (F8,: Write Only) **R251 IMR** Figure 26. Interrupt Mask Register (FB<sub>H</sub>: Read/Write) Figure 24. Interrupt Priority Register (F9<sub>H</sub>: Write Only) Figure 27. Flag Register (FC<sub>u</sub>: Read/Write) # **Z8 CONTROL REGISTER DIAGRAMS** (Continued) Figure 28. Register Pointer (FD<sub>H</sub>: Read/Write) Figure 29. Stack Pointer (FF<sub>H</sub>: Read/Write) # **DEVICE CHARACTERISTICS** Figure 30. Maximum $I_{\rm oc}$ vs. Frequency Figure 31. Typical $I_{\infty}$ vs. Frequency Figure 32. $V_{\rm R}$ , $V_{\rm OL}$ vs. Temperature Figure 33. $V_{\rm in}, V_{\rm or}$ vs. Temperature # **DEVICE CHARACTERISTICS** (Continued) Figure 34. Typical $I_{\rm or}$ vs. $V_{\rm or}$ Figure 35. Typical $\rm I_{oL}$ vs. $\rm V_{oL}$ # **DEVICE CHARACTERISTICS** (Continued) Figure 36. Typical WDT Time Out Period vs. $\rm V_{\infty}$ Over Temperature # **INSTRUCTION SET NOTATION** **Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary. | Symbol | Meaning | |--------|---------------------------------------------| | IRR | Indirect register pair or indirect working- | | | register pair address | | lr | Indirect working-register pair only | | X | Indexed address | | DA | Direct address | | RA | Relative address | | IM | Immediate | | R | Register or working-register address | | r | Working register address only | | IR | Indirect-register or indirect working- | | | register address | | łr | Indirect working-register address only | | RR | Register pair or working register pair | | | address | | | | **Symbols.** The following symbols are used in describing the instruction set. | Symbol | Meaning | |--------|--------------------------------------| | dst | Destination location or contents | | src | Source location or contents | | СС | Condition code | | @ | Indirect address prefix | | SP | Stack pointer | | PC | Program counter | | FLAGS | Flag register (Control Register 252) | | ₹P | Register Pointer (R253) | | IMR | Interrupt mask register (R251) | **Flags.** Control register (R252) contains the following six flags. | Symbol | Meaning | |-----------|-------------------------------------| | > | Carry flag | | 7 | Zero flag | | 3 | Sign flag | | / | Overflow flag | | ) | Decimal-adjust flag | | 4 | Half-carry flag | | ffected f | lags are indicated by: | | ) | Clear to zero | | | Set to one | | | Set to clear according to operation | | | | | | Unaffected | # **CONDITION CODES** | Value | Mnemonic | Meaning | Flags Set | |-------|----------|--------------------------------|--------------------| | 1000 | | Always true | | | 0111 | С | Carry | C=1 | | 1111 | NC | No Carry | C=0 | | 0110 | Z | Zero | Z=1 | | 1110 | NZ | Not zero | Z=0 | | 1101 | PL | Plus | S=0 | | 0101 | MI | Minus | S=1 | | 0100 | OV | Overflow | V=1 | | 1100 | NOV | No overflow | V=0 | | 0110 | EQ | Equal | Z=1 | | 1110 | NE | Not equal | Z=0 | | 1001 | GE | Greater than or equal | (S XOR V)=0 | | 0001 | LT | Less than | (S XOR V)=1 | | 1010 | GT | Greater than | [Z OR (S XOR V)]=0 | | 0010 | LE | Less than or equal | [Z OR (S XOR V)]=1 | | 1111 | UGE | Insigned greater than or equal | C=0 | | 0111 | ULT | Unsigned less than | C=1 | | 1011 | UGT | Unsigned greater than | (C=0 AND Z=0)=1 | | 0011 | ULE | Unsigned less than or equal | (C OR Z)=1 | | 0000 | | Never true | | #### INSTRUCTION FORMATS #### One-Byte Instructions Two-Byte Instructions Three-Byte Instructions # INSTRUCTION SUMMARY **Note:** Assignment of a value is indicated by the symbol "---". For example: notation "addr (n)" is used to refer to bit (n) of a given operand location. For example: dst --- dst + src dst(7) indicates that the source data is added to the destination data and the result is stored in the destination location. The refers to bit 7 of the destination operand. # **INSTRUCTION SUMMARY** (Continued) | Instruction<br>and Operation | Address<br>Mode | Opcode<br>Byte (Hex) | Flags<br>Affected | | | | | | | |--------------------------------------------------------------------------|-----------------|----------------------|-------------------|---|---|---|---|---|--| | und Operation | dst src | Oyte (Hex) | c | Z | S | ٧ | D | Н | | | ADC dst, src<br>dst←dst + src +C | † | 1[] | * | * | * | * | 0 | * | | | ADD dst, src<br>dst←dst + src | † | 0[ ] | * | * | * | * | 0 | * | | | AND dst, src<br>dst←dst AND src | t | 5[] | - | * | * | 0 | - | - | | | CALL dst<br>SP←SP - 2<br>@SP←PC,<br>PC←dst | DA<br>IRR | D6<br>D4 | - | - | - | - | - | - | | | CCF<br>C←NOT C | | EF | * | - | - | - | - | - | | | CLR dst<br>dst←0 | R<br>IR | B0<br>B1 | - | - | - | - | - | - | | | COM dst<br>dst←NOT dst | R<br>IR | 60<br>61 | - | * | * | 0 | - | - | | | CP dst, src<br>dst - src | † | A[ ] | * | * | * | * | - | - | | | DA dst<br>dst←DA dst | R<br>IR | 40<br>41 | * | * | * | Х | - | - | | | DEC dst<br>dst←dst - 1 | R<br>IR | 00<br>01 | ~ | * | * | * | - | - | | | DECW dst<br>dst←dst - 1 | RR<br>IR | 80<br>81 | - | * | * | * | - | - | | | DI<br>IMR(7)←0 | | 8F | - | - | - | - | - | - | | | DJNZr, dst<br>r←r - 1<br>if r ≠ 0<br>PC←PC + dst<br>Range: +127,<br>-128 | RA | rA<br>r = 0 - F | _ | = | - | - | - | - | | | EI<br>IMR(7)←1 | | 9F | - | - | - | - | - | - | | | HALT | | 7F | - | _ | - | - | - | _ | | | Instruction<br>and Operation | Address<br>Mode | | Opcode<br>Byte (Hex) | Flags<br>Affected | | | | | | | |------------------------------|-----------------|-----|----------------------|-------------------|---|---|---|---|---|--| | | dst | src | | С | Z | S | ٧ | D | Н | | | INC dst | ſ | | rE | - | * | * | * | - | - | | | dst←dst + 1 | | | r = 0 - F | | | | | | | | | | R | | 20 | | | | | | | | | | IR | | 21 | | | | | | | | | INCW dst | RR | | A0 | - | * | * | * | - | - | | | dst←dst + 1 | IR | | A1 | | | | | | | | | IRET | | | BF | * | * | * | * | * | * | | | FLAGS←@SP; | | | | | | | | | | | | SP←SP + 1 | | | | | | | | | | | | PC←@SP; | | | | | | | | | | | | $SP \leftarrow SP + 2;$ | | | | | | | | | | | | IMR(7)←1 | | | | | | | | | | | | JP cc, dst | DA | | cD | - | - | - | - | - | - | | | if cc is true, | | | c = 0 - F | | | | | | | | | PC←dst | IRR | | 30 | | | | | | | | | JR cc, dst | RA | | сВ | - | - | - | - | - | - | | | if cc is true, | | | c = 0 - F | | | | | | | | | PC←PC + dst | | | | | | | | | | | | Range: +127, | | | | | | | | | | | | -128 | | | | | | | | | | | | LD dst, src | r | lm | rC | - | - | - | - | - | - | | | dst←-src | r | R | r8 | | | | | | | | | | R | r | r9 | | | | | | | | | | | | r = 0 - F | | | | | | | | | | r | Χ | C7 | | | | | | | | | | Χ | r | D7 | | | | | | | | | | r | Ir | E3 | | | | | | | | | | ir | r | F3 | | | | | | | | | | R | R | E4 | | | | | | | | | | R | IR | E5 | | | | | | | | | | R | IM | E6 | | | | | | | | | | IR | M | E7 | | | | | | | | | | IR | R | F5 | | | | | | | | | LDC dst, src | ٢ | Irr | C2 | - | _ | | - | - | - | | | dst←src | | | | | | | | | | | | LDCI dst, src | Ir | Irr | C3 | - | - | - | - | - | - | | | dst←src | | | | | | | | | | | | r←r + 1;rr←rr + 1 | | | | | | | | | | | | NOP | | | FF | | | | | | | | | 1101 | | | • • | | | | | | | | | Instruction and Operation | Address<br>Mode<br>dst src | Opcode<br>Byte (Hex) | | ags<br>ffec<br>Z | | ٧ | Đ | н | |-----------------------------------|----------------------------|----------------------|---|------------------|---|---|---|---| | OR dst, src<br>dst←dst OR src | † | 4[] | - | * | * | 0 | - | - | | POP dst<br>dst←@SP;<br>SP←SP + 1 | R<br>IR | 50<br>51 | - | - | - | - | - | - | | PUSH src<br>SP←SP - 1;<br>@SP←src | R<br>IR | 70<br>71 | - | _ | - | - | - | - | | RCF<br>C←0 | | CF | 0 | - | - | - | - | - | | RET<br>PC←@SP;<br>SP←SP + 2 | | AF | - | - | - | - | - | - | | RL dst | R<br>IR | 90<br>91 | * | * | * | * | - | - | | RLC dst | R<br>IR | 10<br>11 | * | * | * | * | - | - | | RR dst | R<br>IR | E0<br>E1 | * | * | * | * | - | - | | RRC dst | R<br>IR | C0<br>C1 | * | * | * | * | - | - | | SBC dst, src<br>dst←dst←src←C | † | 3[] | * | * | * | * | 1 | * | | SCF<br>C←1 | | DF | 1 | - | - | - | - | - | | SRA dst | R<br>IR | D0<br>D1 | * | * | * | 0 | - | - | | SRP dst<br>RP←src | lm | 31 | - | - | - | - | - | - | | Instruction and Operation | Address<br>Mode | Opcode<br>Byte (Hex) | | ags<br>fec | | | | | |--------------------------------------|-----------------|----------------------|---|------------|---|---|---|---| | | dst src | | С | Z | S | ٧ | D | Н | | STOP | | 6F | 1 | - | - | - | - | - | | SUB dst, src<br>dst←dst←src | † | 2[] | * | * | * | * | 1 | * | | <b>SWAP</b> dst 7 4 3 0 | R<br>IR | F0<br>F1 | X | * | * | X | - | - | | TCM dst, src<br>(NOT dst)<br>AND src | t | 6[] | - | * | * | 0 | - | - | | TM dst, src<br>dst AND src | Ť | 7[] | - | * | * | 0 | - | - | | XOR dst, src<br>dst←dst<br>XOR src | t | B[ ] | - | * | * | 0 | - | - | <sup>†</sup> These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a '[]' in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13. | Addres<br>dst | ss Mode<br>src | Lower<br>Opcode Nibble | |---------------|----------------|------------------------| | r | r | [2] | | r | lr | [3] | | R | R | [4] | | R | IR | [5] | | R | IM | [6] | | IR | IM | [7] | # **OPCODE MAP** | | | • | | | | | Lo | wer Nit | ble (He | x) | | | | | | | |---|------------------------------|---------------------------|--------------------------------|----------------------------------|------------------------------|-------------------------------|------------------------------|-------------------------------|----------------------------|----------------------------|----------------------------------|--------------------------------|----------------------------|--------------------------------|-------------------------|--------------------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | ¢ | D | E | F | | 0 | 6.5<br><b>DEC</b><br>R1 | 6.5<br>DEC<br>IR1 | 6.5<br><b>ADD</b><br>r1, r2 | 6.5<br><b>ADD</b><br>r1, lr2 | 10.5<br>ADD<br>R2, R1 | 10.5<br><b>ADD</b><br>IR2, R1 | 10.5<br><b>ADD</b><br>R1, IM | 10.5<br><b>ADD</b><br>IR1, IM | 6.5<br><b>LD</b><br>r1, R2 | 6.5<br><b>LD</b><br>r2, R1 | 12/10.5<br><b>DJNZ</b><br>r1, RA | 12/10.0<br><b>JR</b><br>cc. RA | 6.5<br><b>LD</b><br>r1, IM | 12.10.0<br><b>JP</b><br>cc, DA | 6.5<br><b>INC</b><br>r1 | | | 1 | 6.5<br><b>RLC</b><br>R1 | 6.5<br>RLC<br>IR1 | 6.5<br><b>ADC</b><br>r1, r2 | 6.5<br>ADC<br>r1, lr2 | 10.5<br>ADC<br>R2, R1 | 10.5<br><b>ADC</b><br>IR2, R1 | 10.5<br><b>ADC</b><br>R1, IM | 10.5<br><b>ADC</b><br>IR1, IM | | | | | | | | | | 2 | 6.5<br>INC<br>R1 | 6.5<br>INC<br>IR1 | 6.5<br><b>SUB</b><br>r1, r2 | 6.5<br>SUB<br>r1, lr2 | 10.5<br><b>SUB</b><br>R2, R1 | 10.5<br>SUB<br>IR2, R1 | 10.5<br><b>SUB</b><br>R1, IM | 10.5<br><b>SUB</b><br>IR1, IM | | | | | | | | | | 3 | 8.0<br><b>JP</b><br>IRR1 | 6.1<br>SRP<br>IM | 6.5<br><b>SBC</b><br>r1, r2 | 6.5<br><b>SBC</b><br>r1, lr2 | 10.5<br>SBC<br>R2, R1 | 10.5<br><b>SBC</b><br>IR2, R1 | 10.5<br>SBC<br>R1, IM | 10.5<br>SBC<br>IR1, IM | | | | | | | | | | 4 | 8.5<br><b>DA</b><br>R1 | 8.5<br><b>DA</b><br>IR1 | 6.5<br><b>OR</b><br>r1, r2 | 6.5<br><b>OR</b><br>r1, lr2 | 10.5<br><b>OR</b><br>R2. R1 | 10.5<br><b>OR</b><br>IR2, R1 | 10.5<br><b>OR</b><br>R1, IM | 10.5<br><b>OR</b><br>IR1, IM | | | | | | | | 4.0<br><b>WDI</b> | | 5 | 10.5<br><b>POP</b><br>R1 | 10.5<br><b>POP</b><br>IR1 | 6.5<br><b>AND</b><br>r1, r2 | 6.5<br><b>AND</b><br>r1, lr2 | 10.5<br><b>AND</b><br>R2, R1 | 10.5<br><b>AND</b><br>IR2, R1 | 10.5<br><b>AND</b><br>R1, IM | 10.5<br><b>AND</b><br>IR1, IM | | | | | | | | 5.0<br><b>WD</b> 1 | | 6 | 6.5<br><b>COM</b><br>R1 | 6.5<br><b>COM</b><br>IR1 | 6.5<br><b>TCM</b><br>r1, r2 | 6.5<br><b>TCM</b><br>r1, lr2 | 10.5<br><b>TCM</b><br>R2, R1 | 10.5<br><b>TCM</b><br>IR2, R1 | 10.5<br><b>TCM</b><br>R1, IM | 10.5<br><b>TCM</b><br>IR1, IM | | | | | | | | 6.0<br><b>STO</b> | | 7 | 10/12.1<br><b>PUSH</b><br>R2 | 12/14.1<br>PUSH<br>IR2 | 6.5<br><b>TM</b><br>r1, r2 | 6.5<br><b>TM</b><br>r1, lr2 | 10.5<br><b>TM</b><br>R2, R1 | 10.5<br><b>TM</b><br>IR2, R1 | 10.5<br><b>TM</b><br>R1, IM | 10.5<br><b>TM</b><br>IR1, IM | | | | | | | | 7.0<br><b>HAL</b> | | 7 | 10.5<br>DECW<br>RR1 | 10.5<br>DECW<br>IR1 | | | | | | | | | | | | | | 6.1<br>Di | | 9 | 6.5<br><b>RL</b><br>R1 | 6.5<br>RL<br>IR1 | | | | | | | | | | | | | | 6.1 | | A | 10.5<br>INCW<br>RR1 | 10.5<br>INCW<br>IR1 | 6.5<br><b>CP</b><br>r1, r2 | 6.5<br><b>CP</b><br>r1, lr2 | 10.5<br><b>CP</b><br>R2, R1 | 10.5<br><b>CP</b><br>IR2, R1 | 10.5<br><b>CP</b><br>R1, IM | 10.5<br><b>CP</b><br>IR1, IM | | | | | | | | 14.0<br>RE | | В | 6.5<br><b>CLR</b><br>R1 | 6.5<br>CLR<br>IR1 | 6.5<br><b>XOR</b><br>r1, r2 | 6.5<br><b>XOR</b><br>r1, lr2 | 10.5<br><b>XOR</b><br>R2, R1 | 10.5<br><b>XOR</b><br>IR2, R1 | 10.5<br><b>XOR</b><br>R1, IM | 10.5<br><b>XOR</b><br>IR1, IM | | | | | | | | 16.0<br>IRE | | С | 6.5<br><b>RRC</b><br>R1 | 6.5<br>RRC<br>IR1 | 12.0<br><b>LDC</b><br>r1, lrr2 | 18.0<br><b>LDCI</b><br>lr1, lrr2 | | | | 10.5<br><b>LD</b><br>r1,x,R2 | | | | | | | | 6.5<br>RCF | | D | 6.5<br><b>SRA</b><br>R1 | 6.5<br><b>SRA</b><br>IR1 | | | 20.0<br>CALL*<br>IRR1 | | 20.0<br>CALL<br>DA | 10.5<br><b>LD</b><br>r2,x,R1 | | | | | | | | 6.5<br><b>SC</b> I | | E | 6.5<br><b>RR</b><br>R1 | 6.5<br><b>RR</b><br>IR1 | | 6.5<br><b>LD</b><br>r1, IR2 | 10.5<br><b>LD</b><br>R2, R1 | 10.5<br><b>LD</b><br>IR2, R1 | 10.5<br><b>LD</b><br>R1, IM | 10.5<br><b>LD</b><br>IR1, IM | | | | | | | | 6.5<br>CCF | | F | 8.5<br><b>SWAP</b><br>R1 | 8.5<br>SWAP<br>IR1 | | 6.5<br><b>LD</b><br>lr1, r2 | | 10.5<br><b>LD</b><br>R2, IR1 | | | 1 | 1 | <u> </u> | | <u> </u> | | | 6.0<br><b>NO</b> I | | | | | 2 | | | | 3 | | · | | 2 | | | 3 | _ | 1 | | | | | | | | | В | tes per | Instruc | tion | | | | | | | | | | | | | OWOr | | | | | | Lagen | ۵. | | | | | # **PACKAGE INFORMATION** 18-Pin Dual In-Line Plastic (DIP) Package # **ORDERING INFORMATION** #### Z86C08 8 MHz 12 MHz Z86C0808PSC Z86C0808PEC Z86C0812PSC Z86C0812PEC For fast results, contact your local Zilog sale offices for assistance in ordering the part desired. #### CODES #### Package P = Plastic DIP V = Plastic Chip Carrier C = Ceramic DIP L = Ceramic LCC # Longer Lead Time F = Plastic Quad Flat Pack #### Temperature $E = -40^{\circ}C$ to + 105°C S = 0°C to 70°C #### Speed 08 = 8 MHz #### Environmental C = Plastic Standard # Example: # ZILOG DOMESTIC SALES OFFICES AND TECHNICAL CENTERS # CALIFORNIA Agoura ...... 818-707-2160 Tustin......714-838-7800 COLORADO Boulder......303-494-2905 **FLORIDA** GEORGIA **ILLINOIS NEW HAMPSHIRE NEW JERSEY** NORTH CAROLINA OHIO Independence......216-447-1480 **PENNSYLVANIA TEXAS** Dallas 214-987-9987 WASHINGTON #### INTERNATIONAL SALES OFFICES | CANADA<br>Toronto | 416-673-0634 | |---------------------------|----------------| | GERMANY<br>Munich | 49-89-672-045 | | Sömmerda | | | JAPAN<br>Tokyo | 81-3-587-0528 | | HONG KONG<br>Kowloon | 852-7238979 | | KOREA<br>Seoul | 82.2.552.5401 | | 300di | | | SINGAPORE<br>Singapore | 65-2357155 | | TAIWAN<br>Taipei | 886-2-741-3125 | | UNITED KINGDOM Maidenhead | 44-628-392-00 | © 1991 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of mer- chantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 171-980 A/B ZILOG CPTO FAX 408 370-8056/8027 DC-2527-02